DDR memory controller (MPMC)
RM0082
168/844
Doc ID 018672 Rev 1
10.13.29 MEM24_CTL
register
10.13.30 MEM25_CTL
register
Table 102.
MEM24_CTL register bit assignments
Bit
Name
Reset
value
Range
Description
[31:28] -
-
-
Reserved. Read undefined. Write should be
zero.
[27:24]
AHB2_PRIORITY2_RE
LATIVE_PRIORITY
0x0
0x0 - 0xF
Relative priority of priority 2 CMDs from port
2.
[23:20] -
-
-
Reserved. Read undefined. Write should be
zero.
[19:16]
AHB2_PRIORITY1_RE
LATIVE_PRIORITY
0x0
0x0 - 0xF
Relative priority of priority 1 CMDs from port
2.
[15:12] -
-
-
Reserved. Read undefined. Write should be
zero.
[11:08]
AHB2_PRIORITY0_RE
LATIVE_PRIORITY
0x0
0x0 - 0xF
Relative priority of priority 0 CMDs from port
2.
[07:04] -
-
-
Reserved. Read undefined. Write should be
zero.
[03:00]
AHB1_PRIORITY7_RE
LATIVE_PRIORITY
0x0
0x0 - 0xF
Relative priority of priority 7 CMDs from port
1.
Table 103.
MEM25_CTL register bit assignments
Bit
Name
Reset
value
Range
Description
[31:28] -
-
-
Reserved. Read undefined. Write should
be zero.
[27:24]
AHB2_PRIORITY6_RELA
TIVE_PRIORITY
0x0
0x0 - 0xF
Relative priority of priority 6 CMDs from
port 2.
[23:20] -
-
-
Reserved. Read undefined. Write should
be zero.
[19:16]
AHB2_PRIORITY6_RELA
TIVE_PRIORITY
0x0
0x0 - 0xF
Relative priority of priority 5 CMDs from
port 2.
[15:12] -
-
-
Reserved. Read undefined. Write should
be zero.
[11:08]
AHB2_PRIORITY6_RELA
TIVE_PRIORITY
0x0
0x0 - 0xF
Relative priority of priority 4 CMDs from
port 2.
[07:04] -
-
-
Reserved. Read undefined. Write should
be zero.
[03:00]
AHB2_PRIORITY3_RELA
TIVE_PRIORITY
0x0
0x0 - 0xF
Relative priority of priority 3 CMDs from
port 2.