LS_Synchronous serial peripheral (SSP)
RM0082
282/844
Doc ID 018672 Rev 1
13.6.11 SSPMIS
Register
The SSPMIS register is the masked interrupt status register. It is a read-only register. On a
read this register gives the current masked status value of the corresponding interrupt. A
write has no effect. The SSPMIS bit assignments are given in
13.6.12 SSPICR
register
The SSPICR register is the interrupt clear register and is write-only. On a write of 1, the
corresponding interrupt is cleared. A write of 0 has no effect. The SSPICR bit assignments
are given in
13.6.13 SSPDMACR
register
The SSPDMACR register is the DMA control register. It is a read/write register. All the bits
are cleared to 0 on reset. The SSPDMACR bit assignments are given in
[02]
RXRIS
RO
Gives the raw interrupt state (prior to masking) of the SSPRXINTR
interrupt
[01]
RTRIS
RO
Gives the raw interrupt state (prior to masking) of the SSPRTINTR
interrupt
[00]
RORRIS RO
Gives the raw interrupt state (prior to masking) of the SSPRORINTR
interrupt
Table 219.
SSPRIS register bit assignments (continued)
Bit
Name
Type
Description
Table 220.
SSPMIS register bit assignments
Bit
Name
Type
Description
[15:04] -
-
Reserved, read as 0, do not modify
[03]
TXMIS RO
Gives the transmit FIFO masked interrupt state (after masking) of the
SSPTXINTR interrupt.
[02]
RXMIS RO
Gives the transmit FIFO masked interrupt state (after masking) of the
SSPRXINTR interrupt.
[01]
RTMIS RO
Gives the transmit FIFO masked interrupt state (after masking) of the
SSPRTINTR interrupt.
[00]
RORM
IS
RO
Gives the transmit FIFO masked interrupt state (after masking) of the
SSPRORINTR interrupt.
Table 221.
SSPICR register bit assignments
Bit
Name
Type
Description
[15:02] -
-
Reserved, read as 0, do not modify.
[01]
RTIC
WO
Clear the SSPRTINTR interrupt.
[00]
RORIC
WO
Clear the SSPRORINTR interrupt.