Miscellaneous registers (Misc)
RM0082
250/844
Doc ID 018672 Rev 1
12.4.32 BIST3_CFG_CTR
register
The BIST3_CFG_CTR is an R/W register which configures and controls the RAS-2 sub-
group memory BIST execution at the functional speed. The register bit assignments is given
in the next table.
Table 184.
BIST2_CFG_CTR register bit assignments
BIST2_CFG_CTR Register
0x0F8
Bit
Name
Reset
Value
Description
[31]
bist2_res_rst
1’h0
Reset status register result (BIST2_STS_RES)
1’b0: Disable reset
1’b1: Active reset
[30:29]
RFU
-
Reserved for future use (Write don’t care - Read return
zeros).
[28]
bist2_rst
1’h0
Reset BIST engine collar:
1’b0: Disable reset.
1’b1: Active reset
[27]
[26]
[25]
[24]
bist2_tm
bist2_debug
bist2_ret
bist2_iddq
1’h0
1’h0
1’h0
1’h0
Memory BIST interface command: command code and
BIST engine actions are detailed in the Memory BIST
Command Table
[23:04]
RFU
-
[03:00]
rbact2(03:00)
4’h0
Run BIST execution command (ref. Memory BIST
command):
1’b0: Disable BIST command.
1’b1: Run BIST command: memory BIST execution can be
done either in single or group mode (ref. next table)
Run BIST command table
Rbact
Memory Cut
Peripherals
[03]
ST_SPREG_2048
X32m8_Lb
RAS Local Data
Buffer-0
[02]
ST_DPHS_1024X
32m8_Lb
RAS Local Data
Buffer - 1
[01]
ST_DPHD_128X8
m4_L
RAS HWACC
Data Buffer
[00]
ST_DPHD_96X12
8m4_b (RAS)
RAS HWACC
Data Descriptor