RM0082
Clock & reset system
Doc ID 018672 Rev 1
205/844
Figure 17.
I2S clock schematic
Figure 18.
Telecom clock schematic
11.2.5 Clock
synthesizer
Clock synthesizer is a digital signal generator. It is used to perform a fractional clock divider.
Giving an input clock with frequency Fin and two integers X (synt_xdiv field of programming
register) and Y (synt_xdiv field), it generates a new clock with frequency
DIV_CPT
(16bit)
DIV15-0
M/S
bypass
tck2
inv
I2S_CLK
Pin
ClkR_Gpio4
‘0’
ClkR_30MHz
ClkR_Gpio4
ClkR-Synt(2)
Isrc2-0
SPEAR BISC CLOCK I2S
M/S
Internal clock
clock
TDM int_clk
TDM lint_clk
Invint intsel
Clko0-1
Int_I2S_CLK to I2S interface
RAS-R-GPIO_in[40]
RAS-R-GPIO_in[40]
MIIC1-0
DIV_CPT
(16bit)
DIV15-0
ACT
M/S
bypass
tck2
Int_CLK
lint_CLK
Internal_clock
RAS-R-GPIO_in[35]
inv
‘0’
Clko1-0
Clko1-0
‘0’
ClkR-Pll2
ClkR-Synt(3)
ClkR_Gpio3
ClkR_Gpio2
ClkR_Gpio1
CLK pin
ClkR_Gpio4
‘0’
RAS-R-GPIO_in[35]
ClkR_30MHz
ClkR_Gpio4
ClkR-Synt(3)
Isrc2-0
SPEAR BISC CLOCK INT_CLK
‘0’