DDR memory controller (MPMC)
RM0082
162/844
Doc ID 018672 Rev 1
10.13.16 MEM11_CTL
register
10.13.17 MEM12_CTL
register
[07:02] -
-
-
Reserved. Read undefined. Write should be
zero.
[01:00] ODT_WR_MAP_CS0
0x0
0x0 - 0x3
ODT Chip Select 0 map for WRITEs.
Determines which chip(s) will have
termination when a write occurs on chip 0.
Table 88.
MEM10_CTL register bit assignments (continued)
Bit
Name
Reset
value
Range
Description
Table 89.
MEM11_CTL register bit assignments
Bit
Name
Reset
value
Range
Description
[31:27] -
-
-
Reserved. Read undefined. Write should
be zero.
[26:24] AHB0_R_PRIOTRITY
0x0
0x0 - 0x7
Priority of read CMDs from port 0.
[23:19] -
-
-
Reserved. Read undefined. Write should
be zero.
[18:16] AHB0_PORT_ORDERING
0x0
0x0 - 0x7
Reassigned port order for port 0.
[15:11] -
-
-
Reserved. Read undefined. Write should
be zero.
[10:08] ADDR_PINS
0x0
0x0 - 0x7
Difference between number of addr pins
available and number being used.
[07:02] -
-
-
Reserved. Read undefined. Write should
be zero.
[01:00] RTT_PAD_TERMINATION
0x0
0x0 - 0x3
Set termination resistance in controller
pads
Table 90.
MEM12_CTL register bit assignments
Bit
Name
Reset
value
Range
Description
[31:27] -
-
-
Reserved. Read undefined. Write should be
zero.
[26:24] AHB1_W_PRIORITY
0x0
0x0 - 0x7 Priority of write commands from port 1.
[23:19] -
-
-
Reserved. Read undefined. Write should be
zero.
[18:16] AHB1_R_PRIORITY
0x0
0x0 - 0x7 Priority of read commands from port 1.
[15:11] -
-
-
Reserved. Read undefined. Write should be
zero.