RM0082
RS_Color liquid crystal display controller (CLCD)
Doc ID 018672 Rev 1
749/844
33.6.3 Register
description
This section describes the register of color liquid crystal display controller.
33.6.4
LCD timing 0 register
LCDTiming0 is a read/write (RW) register that controls the:
●
Horizontal synchronization pulse width (HSW)
●
Horizontal front porch (HFP) period
●
Horizontal back porch (HBP) period
●
Pixels-per-line (PPL).
LCDMIS
0x24
RO
5
5’h0
Mask interrupt status register
LCDICR
0x28
WO
5
5’h0
Interrupt clear register
LCDUPCUR 0x2C
RO
32
undefined
Upper panel current address value register
LCDLPCUR
0x30
RO
32
undefined
Lower panel current address value register
Table 674.
Color palette register
Name
Offset
Type
Width
(bit)
Reset
value
Description
LCDPalette
0x200 to
0x3FC
RW
32
undefined
LCD color palette registers.
Table 675. Identification register
Name
Offset
Type
Width
(bit)
Reset
value
Description
PERIPHID0 0xFE0
RO
8
8’h10
Peripheral identification register 0
PERIPHID1 0xFE4
RO
8
8’h11
Peripheral identification register 1
PERIPHID2 0xFE8
RO
4
4’h4
Peripheral identification register 2
PERIPHID3 0xFEC
RO
8
8’h00
Peripheral identification register 3
PCELLID0
0xFF0
RO
8
8’h0D
PrimeCell identification register 0
PCELLID1
0xFF4
RO
8
8’hF0
PrimeCell identification register 1
PCELLID2
0xFF8
RO
8
8h05
PrimeCell identification register 2
PCELLID3
0xFFC
RO
8
8’hB1
PrimeCell identification register 3
Table 673.
CLCD configuration registers (continued)
Name
Offset
Type
Width
(bit)
Reset
value
Description