RS_SDIO controller
RM0082
696/844
Doc ID 018672 Rev 1
-
0x03E
-
Reserved
CAP1
0x040
32
Capabilities registers
CAP2
0x044
32
Reserved
MAXCURR1
0x048
32
Maximum current capabilities register
MAXCURR2
0x04C
32
Reserved
ACMD12FEERSTS
0x050
16
Force event register for auto CMD12
error status
FEERRINTSTS
0x052
16
Force event register for error interrupt
status
ADMAERRSTS
0x054
8
ADMA error status register
-
0x055 to0x057
-
Reserved
ADMAAddr1
0x058
32
ADMA LSB system address register
ADMAAddr2
0x05C
32
ADMA MSB system address register
-
0x060 to 0x0EE
-
Reserved
SPIIRQSUPP
0x0F0
8
SPI Interrupt request support register
-
0x0F2 to 0x0FA
Reserved
SLTIRQSTS
0x0FC
16
Slot Interrupts register
HCTRLVER
0x0FE
16
Host controller version register
Table 616.
Register field types
Attribute
Description
RO
Read Only Register: Register bits are read only and cannot be altered by software or
any reset operation. Write to these bits are ignored.
ROC
Read Only Status: These bits are initialized to zero at reset. Writes to these bits are
ignored.
RW
Read-Write Register: Register bits are read-write and may be either set or cleared by
software to the desired state.
RW1C
Read Only Status, Write logic ‘1’ to clear Status: Register bits indicate status when
read, a set bit indicating a status event may be cleared by writing a logic ‘1’. Writing a
logic ‘0’ to RW1C bits has no effect.
RWAC
Read-Write, automatic clear register: The Host driver requests a Host Controller
operation by setting the bit. The Host Controller shall clear the bit automatically when
the operation of complete. Writing a logic ‘0’ to RWAC bits has no effect.
Hwinit
Hardware Initialized: Register bits are freezed. Bits are read only after initialization,
and writes to these bits are ignored.
Rsvd
Reserved: These bits are initialized to zero, and writes to them are ignored.
Table 615.
SDIO registers map (continued)
Name
Offset
Size in bit
Description