RM0082
DDR memory controller (MPMC)
Doc ID 018672 Rev 1
181/844
10.13.68 MEM68_CTL
register
10.13.69 MEM[69-97]_CTL register
10.13.70 MEM[98-99]_CTL register
Note:
Only the USER_DEF_REG(0) bit 0 is used in SPEAr300. All the other bits are reserved.
[15:10] -
-
-
Reserved. Read undefined. Write should be zero.
[09:00] dll_lock
0x0
0x1 - 0x3FF
Number of delay elements in master DLL lock.
READ ONLY
Table 140.
MEM67_CTL register bit assignments (continued)
Bit
Name
Reset
value
Range
Description
Table 141.
MEM68_CTL register bit assignments
Bit
Name
Reset
value
Range
Description
[31:26] -
-
-
Reserved. Read undefined. Write should be
zero.
[25:16] wr_dqs_shft_byps
0x0
0x1 - 0x3FF
Number of delay elements to include in the
ddr_close signal in the controller when the DLL
is being bypassed.
[15:10] -
-
-
Reserved. Read undefined. Write should be
zero.
[09:00] dqs_out_shft_byps
0x0
0x1 - 0x3FF
Number of delay elements to include in the write
dqs signal to the DRAMs during WRITEs when
the DLL is being bypassed.
Table 142.
MEM[69-97]_CTL register bit assignments
Bit
Name
Reset
value
Range
Description
[31:00] -
-
-
Reserved. Read undefined. Write should be zero.
Table 143.
MEM[98-99]_CTL register bit assignments
Bit
Name
Reset
value
Range
Description
[31:00] user_def_reg(x) 0x0
0x0 - 0xFFFF_FFFF
User defined register.