RM0082
HS_Media independent interface (MII)
Doc ID 018672 Rev 1
521/844
24.7.2 Register
description
24.7.3
Bus mode register (Register0, DMA)
The bus mode is a register which establishes the bus operating mode for the DMA. The bus
mode bit assignments are given in
Register 107
0x01AC
32’h0
Rx64octects_gb is the number of good and bad frames
received with length 64 bytes, exclusive of preamble.
Register 108
0x01B0
32’h0
Rx65to127octects_gb is the number of good and bad
frames received with length between 127 and 255
(inclusive) bytes, exclusive of preamble.
Register 109
0x01B4
32’h0
Rx128to255octects_gb is the number of good and bad
frames transmitted with length between 127 and 255
(inclusive) bytes, exclusive of preamble.
Register 110
0x01B8
32’h0
Rx256to511octects_gb is the number of good and bad
frames transmitted with length between 256 and 511
(inclusive) bytes, exclusive of preamble.
Register 111
0x01BC
32’h0
Rx512to1023octects_gb is the number of good and bad
frames transmitted with length between 512 and 1023
(inclusive) bytes, exclusive of preamble.
Register 112
0x01C0
32’h0
Rx1023tomaxoctects_gb is the number of good and bad
frames transmitted with length between 1023 and
maxsize (inclusive) bytes, exclusive of preamble and
retried frames.
Register 113
0x01C4
32’h0
Rxunicastframes_g is the number of good unicast
frames received.
Register 114
0x01C8
32’h0
Rxlengtherror is the number of frames received with
length error (length type field!= frame size) for all frames
with valid length field.
Register 115
0x01CC
32’h0
Rxoutofrangetype is the number of frames received with
length field not equal to the valid frame size (greater than
1500 but less than 1536).
Register 116
0x01D0
32’h0
Rxpauseframes is the number of good and valid PAUSE
frames received.
Register 117
0x01D4
32’h0
Rxfifooverflow is the number of missed received frames
due to FIFO overflow.
Register 118
0x01D8
32’h0
Rxvlanframes_gb is the number of good and bad VLAN
frames received.
Register 119
0x01DC
32’h0
Rxwatchdogerror is the number of frames received with
error due to watchdog timeout error (frames with a data
load larger than 2,048 bytes).
Register 120-
127
0x01E0-
0x01FC
32’h0
Reserved
Table 424.
MMC (MAC management counters) registers (continued)
Name Offset
Reset
Value
Description