DDR memory controller (MPMC)
RM0082
178/844
Doc ID 018672 Rev 1
10.13.55 MEM52_CTL/MEM53_CTL register
10.13.56 MEM54_CTL
register
10.13.57 MEM55_CTL
register
10.13.58 MEM56_CTL
register
10.13.59 MEM57_CTL
register
Table 128.
MEM52_CTL/MEM53_CTL register bit assignments
Bit
Name
Reset
value
Range
Description
[31:00] -
-
-
Reserved. Read undefined. Write should be
zero.
Table 129.
MEM54_CTL register bit assignments
Bit
Name
Reset
value
Range
Description
[31:14] -
-
-
Reserved. Read undefined. Write should be
zero.
[13:00] TREF
0x0000
0x0000 - 0x3FFF DRAM TREF parameter in cycles.
Table 130.
MEM55_CTL register bit assignments
Bit
Name
Reset
value
Range
Description
[31:15] -
-
-
Reserved. Read undefined. Write should be
zero.
[14:00]
EMRS3_DA
TA
0x0000
0x0000 -
0x7FFF
EMRS3 data.
Table 131.
MEM56_CTL register bit assignments
Bit
Name
Reset
value
Range
Description
[31:16] TRAS_MAX
0x0000
0x0000 - 0xFFFF
DRAM TRAS_MAX parameter in cycles.
[15:00] TDLL
0x0000
0x0000 - 0xFFFF
DRAM TDLL parameter in cycles.
Table 132.
MEM57_CTL register bit assignments
Bit
Name
Reset
value
Range
Description
[31:16] TXSR
0x0000
0x0000 - 0xFFFF
DRAM TXSR parameter in cycles.
[15:00] TXSNR
0x0000
0x0000 - 0xFFFF
DRAM TXSNR parameter in cycles.