Miscellaneous registers (Misc)
RM0082
210/844
Doc ID 018672 Rev 1
12.4 Miscellaneous
register local space
12.4.1 Overview
The local register space controls the following functionalities:-
●
SoC main configuration
–
Functional mode (up to 7 configuration are allowed):
–
Normal operating mode.
–
Debug mode: enable and control the processors embedded trace module and
Embedded ICE diagnostic functionalities.
–
Test manufacture mode.
●
Clock definition and control:
–
Source clock definition.
–
Setting operating frequency.
–
Clock gating control.
–
Auxiliary clock configuration.
●
Soft reset control.
●
Platform basic configuration parameters:
–
Switch matrix arbitration protocol and priority definition.
–
DMA channel assignment scheme.
–
USB2 Pays setting parameter.
●
Special configuration parameters:
–
Compensation pad parameters.
–
Fast IO pad configuration parameters.
–
SSTL pad basic functionality
–
Wake up configuration type.
●
Functional memory BIST execution control.
●
Diagnostic error detection.
12.4.2 Miscellaneous
register local space address map
Next table shows the miscellaneous register map.
Table 157.
Miscellaneous local space registers overview
Misc. Local Space Register Map
Base Address: 0xFCA8.0000
Register Name
Region-1 Offset
0x0.0000
Region-2 Offset
0x1.0000
Type
SOC_CFG_CTR
0x000
RO
DIAG_CFG_CTR
0x004
R/W
PLL1_CTR
0x008
R/W
PLL1_FRQ
0x00C
R/W
PLL1_MOD
0x010
R/W