CPU subsystem_Vectored interrupt controller (VIC)
RM0082
102/844
Doc ID 018672 Rev 1
8.6.24 VICPCELLID2
register
The read-only VICPCELLID2 register, with address offset 0xFF8, is hard-coded and the
fields within the register determine the reset value.
shows the bit assignments for
this register
8.6.25 VICPCELLID3
register
The read-only VICPCELLID3 register, with address offset 0xFFC, is hard-coded and the
fields within the register determine the reset value.
shows the bit assignments for
this register
Table 47.
VICPCELLID2 register bit assignments
Bit Name
Description
[31:08]
Read undefined
[07:00]
VICPCellID2
These bits read back as 0x05
Table 48.
VICPCELLID3 register bit assignments
Bit Name
Description
[31:08]
Read undefined
[07:00]
VICPCellID3
These bits read back as 0xB1