CPC700 User’s Manual—Preliminary
9-7
9.3.3 GPT Edge-Detection Control (GPTEC) Register
Figure 51. Capture Events Edge Detection Control Register
Bits [0:4] map to the corresponding capture timer and capture event bits in the CPRCAPTEVNT register.
(see Figure 51). Bits [5:31] are reserved. When zero (0), the falling-edge detection path is selected and
when one (1), the rising-edge detection path is selected.
9.3.4 GPT Synchronization Control (GPTSC) Register
Figure 52. Capture Events Synchronization Control Register
Bits [0:4] map to the corresponding capture timer and capture event signal as defined in the CPR-
CAPTEVNT register (see Figure 52). Bits [5:31] are reserved. When zero (0), the non-synchronized path is
selected and when one (1), the synchronized path is selected. Using the synchronized path causes an
additional cycle delay.
0
1
2
3
4
5
6
7
8
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
MSB
LSB
Capture Timer 0 Edge Detect
Capture Timer 1 Edge Detect
Capture Timer 2 Edge Detect
Capture Timer 3 Edge Detect
Capture Timer 4 Edge Detect
(Reserved Bits)
0
1
2
3
4
5
6
7
8
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
MSB
LSB
Capture Timer 0 Synchronization
Capture Timer 1 Synchronization
Capture Timer 2 Synchronization
Capture Timer 3 Synchronization
Capture Timer 4 Synchronization
(Reserved Bits)
Summary of Contents for CPC700
Page 10: ...Table of Contents x Table of Contents...
Page 16: ...Tables xvi List of Tables...
Page 28: ...1 12 CPC700 User s Manual Preliminary...
Page 72: ...3 36 Processor Interface...
Page 132: ...4 60 Memory Controller...
Page 184: ...5 52 PCI Interface...
Page 194: ...6 10 Clock Power Management and Reset...
Page 224: ...8 18 IIC...
Page 244: ...10 10 Interrupt Controller...
Page 246: ...I 11 2 JTAG...
Page 250: ...12 4 Processor Local Bus PLB...
Page 262: ...14 10 Register Summary...
Page 267: ...CPC700 User s Manual Preliminary...