CPC700 User’s Manual—Preliminary
4-53
12
WEOFF
0
Write Enable Off Timing
Measured with respect to CS_ deassertion
0 - WE_ deasserts with chip select deassertion
1 - WE_ deasserts 1 clock prior to chip select deassertion
13:16
THDRD
0111
Transfer Hold on Reads
Number of cycles address, CS_, etc. held at end of a read cy-
cle. Also defines minimum time before next access can occur
following a read.
17:20
THDWR
1111
Transfer Hold on Writes
Number of cycles address, CS_, etc. held at end of a write cy-
cle. Also defines minimum time before next access can occur
following a write.
21
RE
0
Ready Enable
0 - Device pacing via Ready input is Disabled
1 - Device pacing via Ready input is Enabled
22
ARE
0
Asynchronous ready Enabled (Ready Enabled: RE = 1)
0 - Ready input is synchronous
(Data Sampled 1 cycle after Ready sampled asserted)
1 - Ready input is asynchronous
(Data Sampled 3 cycles after Ready sampled asserted)
23
BME
0
Burst Mode Enable
0 - Burst mode Disable
1 - Burst mode Enable
Enables support of Bursting Devices.
24:27
FWT
1111
First Wait (Burst Mode Enabled: BME = 1)
Initial wait states on subsequent accesses of all burst trans-
fers.
The number of cycles from address valid to the next address
valid including the time for latching the ROM/Peripheral ad-
dress is 1+FWT for the first access to a bursting device.
28:31
0s
Reserved
Bit
Name
Reset
Value
Description
Summary of Contents for CPC700
Page 10: ...Table of Contents x Table of Contents...
Page 16: ...Tables xvi List of Tables...
Page 28: ...1 12 CPC700 User s Manual Preliminary...
Page 72: ...3 36 Processor Interface...
Page 132: ...4 60 Memory Controller...
Page 184: ...5 52 PCI Interface...
Page 194: ...6 10 Clock Power Management and Reset...
Page 224: ...8 18 IIC...
Page 244: ...10 10 Interrupt Controller...
Page 246: ...I 11 2 JTAG...
Page 250: ...12 4 Processor Local Bus PLB...
Page 262: ...14 10 Register Summary...
Page 267: ...CPC700 User s Manual Preliminary...