CPC700 User’s Manual—Preliminary
3-19
DCR configuration bus cycles unpipeline the processor bus interface and trigger the flushing of all CPC700
processor interface write buffers (Processor-PLB and Processor-Memory) before completing. Furthermore,
DCR configuration cycles are required to be 4 byte, aligned accesses.
.
D.C. - Don’t Care
Table 18. Processor I/F Config Registers Indirect Access Register
Indirect Access Register
Address
Processor Interface Config address register
xFF50_0000
Processor Interface Config data register
xFF50_0004
Memory Controller Config address register
xFF50_0008
Memory Controller Config data register
xFF50_000C
Table 19. CPC700 Response to Processor Interface Configuration Transactions
Proc
Proc-Mem
Write
Buffer
Proc-PLB
Write
Buffer
PLB
SLV
(Snoop)
Response
Conf Rd
Deallocated
Deallocated
D.C.
Read configuration register
Conf Rd
Deallocated
Allocated
D.C.
ARTRY_N CPU, Flush ALL allocated Write buffers
Conf Rd
Allocated
Deallocated
D.C.
ARTRY_N CPU, Flush ALL allocated Write buffers
Conf Rd
Allocated
Allocated
D.C.
ARTRY_N CPU, Flush ALL allocated Write buffers
Conf Wr
Deallocated
Deallocated
D.C.
Write configuration register#
Conf Wr
Deallocated
Allocated
D.C.
ARTRY_N CPU, Flush ALL allocated Write Buffers
Conf Wr
Allocated
Deallocated
D.C.
ARTRY_N CPU, Flush ALL allocated Write Buffers
Conf Wr
Allocated
Allocated
D.C.
ARTRY_N CPU, Flush ALL allocated Write Buffers
Summary of Contents for CPC700
Page 10: ...Table of Contents x Table of Contents...
Page 16: ...Tables xvi List of Tables...
Page 28: ...1 12 CPC700 User s Manual Preliminary...
Page 72: ...3 36 Processor Interface...
Page 132: ...4 60 Memory Controller...
Page 184: ...5 52 PCI Interface...
Page 194: ...6 10 Clock Power Management and Reset...
Page 224: ...8 18 IIC...
Page 244: ...10 10 Interrupt Controller...
Page 246: ...I 11 2 JTAG...
Page 250: ...12 4 Processor Local Bus PLB...
Page 262: ...14 10 Register Summary...
Page 267: ...CPC700 User s Manual Preliminary...