5-34
PCI Interface
5.9.3.17 PCI Subsystem Vendor ID Register
Address Offset: 2Eh
Width:
16
Reset Value:
00h
Access:
Local Read/Write, PCI Read Only
The subsystem Vendor ID register is a 16-bit register used to hold the vendor ID for the subsystem or add-
in board.
5.9.3.18 PCI Unused or Reserved
Address offset: 30h - 3Bh
Unused and always ZERO.
5.9.3.19 PCI Interrupt Line
Address offset: 3Ch
Width:
8
Reset Value:
00h
Access:
Read
The PCI interrupt line register is used to communicate interrupt line routing information.The CPC700 does
not implement an interrupt pin, therefore this register is read-only and returns 00h.
5.9.3.20 PCI Interrupt Pin
Address offset: 3Dh
Width:
8
Reset Value:
00h
Access:
Read
The PCI interrupt pin register tells which PCI interrupt line the device uses.The CPC700 does not generate
PCI interrupts, therefore this register is read-only and returns 00h.
5.9.3.21 PCI MIN_GNT
Address offset: 3Eh
Width:
8
Reset Value:
00h
Access:
Read
Summary of Contents for CPC700
Page 10: ...Table of Contents x Table of Contents...
Page 16: ...Tables xvi List of Tables...
Page 28: ...1 12 CPC700 User s Manual Preliminary...
Page 72: ...3 36 Processor Interface...
Page 132: ...4 60 Memory Controller...
Page 184: ...5 52 PCI Interface...
Page 194: ...6 10 Clock Power Management and Reset...
Page 224: ...8 18 IIC...
Page 244: ...10 10 Interrupt Controller...
Page 246: ...I 11 2 JTAG...
Page 250: ...12 4 Processor Local Bus PLB...
Page 262: ...14 10 Register Summary...
Page 267: ...CPC700 User s Manual Preliminary...