CPC700 User’s Manual—Preliminary
3-35
3.16.16 BEAR - Bus Error Address Register
Address Offsets:
x4C - (PCI Interface)
Width:
32
Reset Value:
x0000_0000
Access:
Read/Write
This register is logically part of the PLB Slave interface within the processor interface and contains the ad-
dress associated with any errors encountered during PLB Master accesses to system memory. In the
CPC700 the only PLB Master which accesses the system memory via the PLB is the PCI interface.
3.16.17 PLBSWRINT - PLB Slave Write Interrupt
This register defines a 16KB region of system memory. When the WR_INT_EN bit of the PRIFOPT1 regis-
ter is set, a PCI to memory access hit in this 16KB region will generate an interrupt pulse (one cycle in
duration) to the CPC700 interrupt controller. This interrupt is assigned IRQ 1 within the interrupt controller.
System software may separately program the interrupt controller to generate an interrupt to the processor
based on this condition or not. See Section Chapter 10., “Interrupt Controller” for more information.
Address Offset: x80
Width:
32
Reset Value:
x0000_0000
Access:
Read/Write
Bit
Name
Reset
Value
Description
0:31
BEAR
0s
Error Address register for PLB Master (PCI Interface) related er-
rors.
Bit
Name
Reset
Value
Description
0:17
WR_INT_B
0s
Write Interrupt Base Address
18:31
0s
Reserved
Summary of Contents for CPC700
Page 10: ...Table of Contents x Table of Contents...
Page 16: ...Tables xvi List of Tables...
Page 28: ...1 12 CPC700 User s Manual Preliminary...
Page 72: ...3 36 Processor Interface...
Page 132: ...4 60 Memory Controller...
Page 184: ...5 52 PCI Interface...
Page 194: ...6 10 Clock Power Management and Reset...
Page 224: ...8 18 IIC...
Page 244: ...10 10 Interrupt Controller...
Page 246: ...I 11 2 JTAG...
Page 250: ...12 4 Processor Local Bus PLB...
Page 262: ...14 10 Register Summary...
Page 267: ...CPC700 User s Manual Preliminary...