CPC700 User’s Manual—Preliminary
4-51
4.9.2.4 DAM - DRAM Addressing Mode
Address Offset: x34
Width:
32
Reset Value: x0000_0000
Access: Read/Write
This register selects the addressing mode for the various memory banks for SDRAM operation as defined
by the DRAMTYP bit. See Section 4.5.5, “Physical Address to Memory Mapping” for information on the var-
ious addressing modes available.
Bit
Name
Reset
Value
Description
0:1
DAM_0
0s
Bank 0 Addressing mode:
00 - Mode 1
01 - Mode 2
10 - Mode 3
11 - Mode 4
2:3
DAM_1
0s
Bank 1 Addressing mode:
00 - Mode 1
01 - Mode 2
10 - Mode 3
11 - Mode 4
4:5
DAM_2
0s
Bank 2 Addressing mode:
00 - Mode 1
01 - Mode 2
10 - Mode 3
11 - Mode 4
6:7
DAM_3
0s
Bank 3 Addressing mode:
00 - Mode 1
01 - Mode 2
10 - Mode 3
11 - Mode 4
8:9
DAM_4
0s
Bank 4 Addressing mode:
00 - Mode 1
01 - Mode 2
10 - Mode 3
11 - Mode 4
10:31
0s
Reserved
Summary of Contents for CPC700
Page 10: ...Table of Contents x Table of Contents...
Page 16: ...Tables xvi List of Tables...
Page 28: ...1 12 CPC700 User s Manual Preliminary...
Page 72: ...3 36 Processor Interface...
Page 132: ...4 60 Memory Controller...
Page 184: ...5 52 PCI Interface...
Page 194: ...6 10 Clock Power Management and Reset...
Page 224: ...8 18 IIC...
Page 244: ...10 10 Interrupt Controller...
Page 246: ...I 11 2 JTAG...
Page 250: ...12 4 Processor Local Bus PLB...
Page 262: ...14 10 Register Summary...
Page 267: ...CPC700 User s Manual Preliminary...