9-8
General Purpose Timers
9.3.5 GPT Interrupt Mask (GPTIM) Register
Figure 53. Interrupt Mask Register
The upper half of the register, bits [0:4], correspond to the capture timer interrupt masks and the lower half,
bits [16:20], correspond to the compare timer interrupt masks (see Figure 53).
Bits in this register mask both the setting of the corresponding GPTIS bits and the interrupt output signals
to the CPC700 interrupt controller. If masked, GPTIS bits are not set and interrupt signals are not gener-
ated (even if the GPTIE bits are enabled).
In order for interrupt signals to be sent to the CPC700 interrupt controller, the interrupt mask (GPTIM) bits
must be reset (not masked) and the interrupt enable (GPTIE) bits must be enabled.
0 = Mask Disabled
1 = Mask Enabled (Status and Interrupt signals blocked)
All non-reserved Interrupt Mask Register bits reset to “1” (Mask Enabled).
9.3.6 GPT Interrupt Status (GPTIS) Register
Figure 54. Interrupt Status Register
The upper half of the register, bits [0:4], correspond to the capture timer interrupt status and the lower half,
bits [16:20], correspond to the compare timer interrupt status (see Figure 54).
GPTIS status bits for the capture timers are set when a capture event occurs, the capture timer is enabled
and the corresponding capture mask is disabled.
GPTIS status bits for the compare timers are set when a valid comparison is made and the corresponding
compare mask is disabled.
0
1
2
3
4
5
6
7
8
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
MSB
LSB
Capture Timer 0 Interrupt Mask
Capture Timer 1 Interrupt Mask
Capture Timer 2 Interrupt Mask
Capture Timer 3 Interrupt Mask
Capture Timer 4 Intr. Mask
Compare Timer 4 Intr. Mask
Compare Timer 0 Intr. Mask
Compare Timer 1 Intr. Mask
Compare Timer 2 Intr. Mask
Compare Timer 3 Intr. Mask
(Reserved Bits)
(Reserved Bits)
MSB
LSB
Capture Timer 0 Interrupt Status
Capture Timer 1 Interrupt Status
Capture Timer 2 Interrupt Status
Capture Timer 3 Interrupt Status
Capture Timer 4 Intr. Status
Compare Timer 4 Intr. Status
Compare Timer 0 Interrupt Status
Compare Timer 1 Interrupt Status
Compare Timer 2 Interrupt Status
Compare Timer 3 Interrupt Status
0
1
2
3
4
5
6
7
8
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
(Reserved Bits)
(Reserved Bits)
Summary of Contents for CPC700
Page 10: ...Table of Contents x Table of Contents...
Page 16: ...Tables xvi List of Tables...
Page 28: ...1 12 CPC700 User s Manual Preliminary...
Page 72: ...3 36 Processor Interface...
Page 132: ...4 60 Memory Controller...
Page 184: ...5 52 PCI Interface...
Page 194: ...6 10 Clock Power Management and Reset...
Page 224: ...8 18 IIC...
Page 244: ...10 10 Interrupt Controller...
Page 246: ...I 11 2 JTAG...
Page 250: ...12 4 Processor Local Bus PLB...
Page 262: ...14 10 Register Summary...
Page 267: ...CPC700 User s Manual Preliminary...