3-34
Processor Interface
3.16.15 BESR - Bus Error Syndrome Register
Address Offset:
x40, 44
Width:
32
Reset Value:
x0000_0000
Access:
Read/Write
Write x40:
Clear
Read x40:
Read
Write x44:
Sets bits based on mask that is written.
(This feature is typically only used for system verification)
This register is logically part of the PLB Slave interface within the processor interface and tracks errors en-
countered during PCI accesses to system memory. Only Master 1 which corresponds to the PCI interface
is used in the CPC700. Master 0 corresponds to the processor interface o itself which will never access its
own slave port through the PLB.
This register can be accessed at offset x40 for the purpose of reading or clearing error status bits. Offset
x44 is available for test purposes only and allows error bits to be set. A write access to x40 should provide
a 32-bit mask where each 1 in the mask will clear the corresponding bit in the BESR. A write access to x44
should provide a 32-bit mask where each 1 in the mask will set the corresponding bit in the BESR.
Bit
Name
Reset
Value
Description
0:5
0s
Reserved
6:8
M1ET
0s
Master 1 (PCI Interface) Error Type
000 - No Error
001 - Parity Error
01x - Reserved
100 - Protection Error
101 - Non-configured Bank Error
11x - Reserved
9
M1RWS
0
Master 1 (PCI Interface) Read/Write Status
Note: Errors are not logged during read accesses. This bit will
remain at the default zero indefinitely. It can only be set to a one
by an access to offset x44, which is available only for test pur-
poses
10
M1FL
0
Master 1 (PCI Interface) BESR Field Lock
0 - BESR Unlocked
1 - BESR Locked
11
M1AL
0
Master 1 (PCI Interface) BEAR Address Lock
0 - BEAR1 Unlocked
1 - BEAR1 Locked
12:31
0s
Reserved
Summary of Contents for CPC700
Page 10: ...Table of Contents x Table of Contents...
Page 16: ...Tables xvi List of Tables...
Page 28: ...1 12 CPC700 User s Manual Preliminary...
Page 72: ...3 36 Processor Interface...
Page 132: ...4 60 Memory Controller...
Page 184: ...5 52 PCI Interface...
Page 194: ...6 10 Clock Power Management and Reset...
Page 224: ...8 18 IIC...
Page 244: ...10 10 Interrupt Controller...
Page 246: ...I 11 2 JTAG...
Page 250: ...12 4 Processor Local Bus PLB...
Page 262: ...14 10 Register Summary...
Page 267: ...CPC700 User s Manual Preliminary...