3-10
Processor Interface
Table 12. lists the corresponding PLB Master interface requests generated in response to processor re-
quests which target the PLB.
3.8 Processor - Address Only Cycles
The CPC700 supports all processor generated Address Only cycles. In response to a processor Address
Only cycle, CPC700 acknowledges the cycle and takes no other action. As a result, CPC700 does not prop-
agate any Address Only cycles beyond the processor bus interface.
Table 12. Processor to PLB Cycle Translation
Processor to PLB Transfer
PLB Transfer
32-bit Slave Responds
Read 1-4 Bytes
Word Address 0
CPU_A(29:31)=000
1-4 byte read w/byte enables,
Read data transferred to CPU_DATA[0:31]
Read 1-4 Bytes
Word Address 1
CPU_A(29:31)=100
1-4 byte read w/byte enables,
Read data transferred to CPU_DATA[32:63]
Read 2-8 Bytes
Crossing Word Boundary
2-8 byte read w/byte enables,
Request W0 Read data, transfer to CPU_DATA[0:31]
Request W1 Read data, transfer to CPU_DATA[32:63]
Read 32 Bytes
(8 Word Line)
8 word line read consisting of 8 PLB data phases,
Read data transferred to CPU_DATA[0:63]; indicate word being trans-
ferred. Only 1 word transferred per PLB data phase
Not applicable to PCI
Write 1-4 Bytes
Word Address 0
1-4 byte write w/byte enables,
Write data transferred from CPU_DATA[0:31]
Write 1-4 Bytes
Word Address 1
1-4 byte write w/byte enables and data replicated on Word Lane 0,
Write data transferred from CPU_DATA[32:63]
Write 2-8 Bytes
Crossing Word Boundary
2-8 byte write w/byte enables,
Request W0 Write, transfer data from CPU_DATA[0:31]; queue PLB
write for W1; request PLB; request W1 Write, transfer data from
CPU_DATA[32:63]
Write 32 Bytes
(8 Word Line)
8 word line write consisting of 8 PLB data phases,
Write data transferred from CPU_DATA[0:31] for Word 0 and from
CPU_DATA[32:63] for Word 1.Only 1 word transferred per PLB data
phase
Not applicable to PCI
Summary of Contents for CPC700
Page 10: ...Table of Contents x Table of Contents...
Page 16: ...Tables xvi List of Tables...
Page 28: ...1 12 CPC700 User s Manual Preliminary...
Page 72: ...3 36 Processor Interface...
Page 132: ...4 60 Memory Controller...
Page 184: ...5 52 PCI Interface...
Page 194: ...6 10 Clock Power Management and Reset...
Page 224: ...8 18 IIC...
Page 244: ...10 10 Interrupt Controller...
Page 246: ...I 11 2 JTAG...
Page 250: ...12 4 Processor Local Bus PLB...
Page 262: ...14 10 Register Summary...
Page 267: ...CPC700 User s Manual Preliminary...