CPC700 User’s Manual—Preliminary
4-47
4.9.1.5 MB0EA - Memory Bank 0 Ending Address
Address Offset: x58
Width:
32
Reset Value: xFFF0_0000
Access: Read/Write
This register contains the ending address of bank 0 for the boot ROM used at power up. The default values
of the MB0SA and MB0EA registers provide 2M Bytes of address space for the boot ROM.
4.9.1.6 MBxSA - Memory Bank 1-4 Starting Address
Address Offset: x3C, 40, 44, 48
Width:
32
Reset Value: x0000_0000
Access: Read/Write
These registers contain the starting addresses for banks 1 through 4. The minimum granularity for installed
memory is 1M Byte.
4.9.1.7 MBxEA - Memory Bank 1-4 Ending Address
Address Offset: x5C, 60, 64, 68
Width:
32
Reset Value: x0000_0000
Access: Read/Write
These registers contain the ending addresses for banks 1 through 4. The minimum granularity for installed
memory is 1M Byte.
Bit
Name
Reset
Value
Description
0:11
MB0EA
xFFF
Memory Bank 0 ending address.
Bit 0 corresponds to CPU A0, bit 11 corresponds to CPU A11.
12:31
0s
Reserved
Bit
Name
Reset
Value
Description
0:11
MBxSA
0s
Memory Bank x starting address.
Bit 0 corresponds to CPU A0, bit 11 corresponds to CPU A11.
12:31
0s
Reserved
Summary of Contents for CPC700
Page 10: ...Table of Contents x Table of Contents...
Page 16: ...Tables xvi List of Tables...
Page 28: ...1 12 CPC700 User s Manual Preliminary...
Page 72: ...3 36 Processor Interface...
Page 132: ...4 60 Memory Controller...
Page 184: ...5 52 PCI Interface...
Page 194: ...6 10 Clock Power Management and Reset...
Page 224: ...8 18 IIC...
Page 244: ...10 10 Interrupt Controller...
Page 246: ...I 11 2 JTAG...
Page 250: ...12 4 Processor Local Bus PLB...
Page 262: ...14 10 Register Summary...
Page 267: ...CPC700 User s Manual Preliminary...