CPC700 User’s Manual—Preliminary
10-7
10.5.5 UICPR — UIC Polarity Register
Figure 60. UICPR - UIC Polarity Register
Interrupt inputs correspond one to one with the bits of the UICSR and the UICPR. The bits of the UICPR
determine whether the corresponding interrupt input will be a positive or negative polarity signal. A value of
0 in a bit of this register means that the respective interrupt is programmed as negatively asserted; and a
value of 1 indicates the interrupt is positively asserted. For edge sensitive interrupts, a value of 0 in the
UICPR will cause an interrupt to be detected on a falling edge (i.e., polarity change from 1 to 0) and a 1 in
the UICPR will cause an interrupt to be detected on a rising edge. Refer to Section 10.3, “Interrupt Assign-
ments” for important information on how to program the edge/level trigger register for the CPC700.
10.5.6 UICTR — UIC Trigger Register
Figure 61. UICTR -- UIC Trigger Register
The bits in the UICTR will be used to program the interrupt input as edge triggered or level sensitive. If the
value of the UICTR bit for a certain interrupt is 0, then the interrupt will be level-sensitive. If the value of the
UICTR is 1, the interrupt will be edge-triggered. Refer to Section 10.3, “Interrupt Assignments” for impor-
tant information on how to program the edge/level trigger register for the CPC700.
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
MSB
LSB
Interrupt [0] Polarity
Interrupt [1] Polarity
Interrupt [2] Polarity
Interrupt [3] Polarity
Interrupt [4 ] Polarity
• • •
• • •
Interrupt [31] Polarity
• • •
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
MSB
LSB
Interrupt [0] Trigger
Interrupt [1] Trigger
Interrupt [2] Trigger
Interrupt [3] Trigger
Interrupt [4] Trigger
• • •
• • •
Interrupt [31] Trigger
• • •
Summary of Contents for CPC700
Page 10: ...Table of Contents x Table of Contents...
Page 16: ...Tables xvi List of Tables...
Page 28: ...1 12 CPC700 User s Manual Preliminary...
Page 72: ...3 36 Processor Interface...
Page 132: ...4 60 Memory Controller...
Page 184: ...5 52 PCI Interface...
Page 194: ...6 10 Clock Power Management and Reset...
Page 224: ...8 18 IIC...
Page 244: ...10 10 Interrupt Controller...
Page 246: ...I 11 2 JTAG...
Page 250: ...12 4 Processor Local Bus PLB...
Page 262: ...14 10 Register Summary...
Page 267: ...CPC700 User s Manual Preliminary...