Tables
CPC700 User’s Manual—Preliminary
xv
Table 93. Transfer Count Register 8-13
Table 94. Extended Control and Slave Status Register 8-14
Table 95. Direct Control Register 8-15
Table 96. GPT Registers 9-1
Table 97. GPT Registers Reset Values 9-5
Table 98. Interrupt Assignments 10-3
Table 99. UIC Core Configuration Registers 10-5
Table 100. CPC700 PLB Master Assignments 12-1
Table 101. Registers Controlling PLB Master Priority Assignments 12-1
Table 102. PLB Arbiter Registers 12-2
Table 103. OPB Bridge Registers 13-1
Table 104. Processor Interface Register Addressing 14-1
Table 105. Offsets for Processor Interface Registers 14-1
Table 106. Memory Controller Register Addressing 14-2
Table 107. Offsets for Memory Controller Registers 14-2
Table 108. PCI Interface Registers 14-3
Table 109. PCI Configuration Register Offsets 14-4
Table 110. Clock, Power Management and Reset Control Registers 14-5
Table 111. PLB Macro Configuration Registers 14-5
Table 112. OPB Macro Configuration Registers 14-6
Table 113. UIC Configuration Registers 14-6
Table 114. IIC0 Configuration Registers 14-6
Table 115. IIC1 Configuration Registers 14-7
Table 116. UART0 Configuration Registers 14-8
Table 117. UART1 Configuration Registers 14-8
Table 118. GPT Configuration Registers 14-9
Table 119. I/O Driver Specifications 11
Summary of Contents for CPC700
Page 10: ...Table of Contents x Table of Contents...
Page 16: ...Tables xvi List of Tables...
Page 28: ...1 12 CPC700 User s Manual Preliminary...
Page 72: ...3 36 Processor Interface...
Page 132: ...4 60 Memory Controller...
Page 184: ...5 52 PCI Interface...
Page 194: ...6 10 Clock Power Management and Reset...
Page 224: ...8 18 IIC...
Page 244: ...10 10 Interrupt Controller...
Page 246: ...I 11 2 JTAG...
Page 250: ...12 4 Processor Local Bus PLB...
Page 262: ...14 10 Register Summary...
Page 267: ...CPC700 User s Manual Preliminary...