CPC700 User’s Manual—Preliminary
3-25
3.16.1 PRIFOPT1 - Processor Interface Options 1
Address Offset: x00
Width:
32
Reset Value: x0C00_0000
Access: Read/Write
Bit
Name
Reset
Value
Description
0
603_MODE
0
Enable support for 603 in 1:1 or 3:2 mode.
0 - Disable
1 - Enable
When in 1:1 or 3:2 mode, the 603 processor ARTRY response
window is 1 cycle later than when the 603 is not in either of these
modes. This bit must be set if the 603 processor is placed in 1:1
or 3:2 mode so that ARTRY may be sampled at the correct time
when snooping the processor.
1
MCP_EN
0
MCP_ enable:
0 - Disable
1 - Enable
2
SNP60x_DIS
0
Disable snoop cycles on processor bus.
0 - All PLB accesses to system memory are snooped
1 - All PLB accesses to system memory are snooped except
those that fall within the range defined by PLBSNSSA0 and
PLBSNSSE0
If set to 0, PLB accesses to system memory generate a snoop
cycle on the processor bus for the corresponding address.
If set to 1, PLB accesses to the system memory range defined
by PLBSNSSA0 and PLBSNSSE0 do not generate a snoop cy-
cle on the processor bus for the corresponding address.
3
0
Reserved
4:5
PLBM_PRI
11
Processor Interface - PLB Master Request Priority
This field indicates the PLB request priority associated with 60x
to PLB transfers.
This field is currently hardcoded to b’11’ indicating the highest
priority and is read only.
Summary of Contents for CPC700
Page 10: ...Table of Contents x Table of Contents...
Page 16: ...Tables xvi List of Tables...
Page 28: ...1 12 CPC700 User s Manual Preliminary...
Page 72: ...3 36 Processor Interface...
Page 132: ...4 60 Memory Controller...
Page 184: ...5 52 PCI Interface...
Page 194: ...6 10 Clock Power Management and Reset...
Page 224: ...8 18 IIC...
Page 244: ...10 10 Interrupt Controller...
Page 246: ...I 11 2 JTAG...
Page 250: ...12 4 Processor Local Bus PLB...
Page 262: ...14 10 Register Summary...
Page 267: ...CPC700 User s Manual Preliminary...