4-58
Memory Controller
4.9.4.2 ECCERR - ECC Error Register
Address Offset: x98
Width
32
Reset Value:
x0000_0000
Access:
Read
This register is used for ECC status. After an ECC error has occurred, the ECCERR must be reset by writing
all 1’s (x’FFFF_FFFF’) in order to enable it to record future errors.
When an uncorrectable ECC error occurs, MCP_ N will be asserted for a minimum of two clock cycles if the
MCP enable bit (bit 1) of the PRIFOPT1 register is set. Correctable ECC errors will be reported to the
CPC700’s interrupt controller via IRQ 0. System software may seperately program the interrupt controller
to generate an interrupt to the processor based on this condition or not. See Section Chapter 10., “Interrupt
Controller” for more information.
Bit
Name
Reset
Value
Description
0
B0CE
0
Byte Lane 0 Corrected Error
0 - No Error
1 - Error Occurred in Byte Lane 0
1
B1CE
0
Byte Lane 1 Corrected Error
0 - No Error
1 - Error Occurred in Byte Lane 1
2
B2CE
0
Byte Lane 2 Corrected Error
0 - No Error
1 - Error Occurred in Byte Lane 2
3
B3CE
0
Byte Lane 3 Corrected Error
0 - No Error
1 - Error Occurred in Byte Lane 3
4
B4CE
0
Byte Lane 4 Corrected Error
0 - No Error
1 - Error Occurred in Byte Lane 4
5
B5CE
0
Byte Lane 5 Corrected Error
0 - No Error
1 - Error Occurred in Byte Lane 5
6
B6CE
0
Byte Lane 6 Corrected Error
0 - No Error
1 - Error Occurred in Byte Lane 6
7
B7CE
0
Byte Lane 7 Corrected Error
0 - No Error
1 - Error Occurred in Byte Lane 7
Summary of Contents for CPC700
Page 10: ...Table of Contents x Table of Contents...
Page 16: ...Tables xvi List of Tables...
Page 28: ...1 12 CPC700 User s Manual Preliminary...
Page 72: ...3 36 Processor Interface...
Page 132: ...4 60 Memory Controller...
Page 184: ...5 52 PCI Interface...
Page 194: ...6 10 Clock Power Management and Reset...
Page 224: ...8 18 IIC...
Page 244: ...10 10 Interrupt Controller...
Page 246: ...I 11 2 JTAG...
Page 250: ...12 4 Processor Local Bus PLB...
Page 262: ...14 10 Register Summary...
Page 267: ...CPC700 User s Manual Preliminary...