CPC700 User’s Manual—Preliminary
5-39
The Bridge Options 1 register controls various operating parameters of the PLB-PCI Bridge Macro.
Descriptions of each bit are shown in Table 56..
5.9.3.30 PLB Slave Error Syndrome Register (SESR)
Address offset: 4Fh-4Ch
Width:
32
Reset Value:
00000000h
Access:
Read/Write
The Slave Error Syndrome Register (SESR) stores information about errors reported by the PCI interface’s
PLB slave (seeTable 57.). There are two groups of errors - one for the PLB Master 0 (processor interface)
and another for PLB Master 1 (PCI interface). The MxET (Master x Error type - x corresponding to a partic-
ular PLB master ID) fields contain information about the type of error. PCI parity errors will set one of the
MxETs to a value corresponding to Parity Error. Master and target aborts will set one of the MxETs to Non-
configured Bank Error. The MxRWS (Master x Read/Write Status) fields show whether the transaction
causing the error was a read or write.
Each error field can be locked by means of MxFL (Master x Field Lock), which is itself set by the
PLB_lockerr input to the PCI interface’s PLB Slave. If the MxFL associated with a particular master is zero,
PLB_lockerr is driven high to the PCI interface’s PLB slave and an error associated with that master
occurs, the error will be reported and the MxFL field will be set. Subsequent errors will not set any SESR
fields for that master until the MxFL field is cleared. If the PLB_lockerr signal is low for the above situation,
the error will be reported and the MxFL field will not be set. Additional errors will also be reported.
Table 56.Bridge Options Register Bits
Bit(s)
Name
Description
3:0
Reserved
These bits are reserved and always 0.
4
PLB Guarded Mem-
ory Access enable
Guarded Memory Access
0 - Perform unguarded memory accesses
1 - Perform guarded Memory accesses.
Guarded memory accesses are used to instruct the memory con-
troller to stop at 1KB boundaries during burst accesses.
6:5
PLB Request Priority
This bit controls how the bridge PLB masters drive the
M[x]_priority for all PLB accesses.
11b : highest
10b : next highest
01b : next highest
00b : lowest
7
PLB Lock Error Sta-
tus enable
This bit controls how the bridge PLB master drives the
M[x]_lockErr signal.
15:8
PLB Master Latency
Timer Count Register
This vector contains the value which the PLB master uses to load
its latency timer. The granularity of this timer is 16 PLB cycles,
therefore the four low-order bits of this register are read-only and
are hardwired to logic 1.
Summary of Contents for CPC700
Page 10: ...Table of Contents x Table of Contents...
Page 16: ...Tables xvi List of Tables...
Page 28: ...1 12 CPC700 User s Manual Preliminary...
Page 72: ...3 36 Processor Interface...
Page 132: ...4 60 Memory Controller...
Page 184: ...5 52 PCI Interface...
Page 194: ...6 10 Clock Power Management and Reset...
Page 224: ...8 18 IIC...
Page 244: ...10 10 Interrupt Controller...
Page 246: ...I 11 2 JTAG...
Page 250: ...12 4 Processor Local Bus PLB...
Page 262: ...14 10 Register Summary...
Page 267: ...CPC700 User s Manual Preliminary...