2-4
Signal Descriptions
REQ0_N/
GNT_N
Low
I
Request[0] / Grant: When the internal PCI arbiter is enabled, this signal
functions as the Request[0] input from another PCI master device.
When the internal PCI arbiter is disabled and an external arbiter is
employed, this signal is the Grant input for the CPC700 from the external
arbiter.
REQ1_N
Low
I
Request[1]: When the internal PCI arbiter is enabled, this signal
functions as the Request[1] input from another PCI master device. If the
PCI internal arbiter is not used, this signal is not used and should be
pulled high.
The internal PCI arbiter provides arbitration for 6 PCI master devices.
Request inputs [2-5] are multiplexed with the processor Data Parity
signals. If processor data parity is enabled, the internal PCI arbiter will
be disabled.
GNT0_N/
REQ_N
Low
O
Grant[0] / Request: When the internal PCI arbiter is enabled, this signal
functions as the Grant[0] output to another PCI master device.
When the internal PCI arbiter is disabled and an external arbiter is
employed, this signal is the Request output for the CPC700 to request
the use of the PCI bus.
The internal PCI arbiter provides arbitration for 6 PCI master devices.
Grant outputs [2-5] are multiplexed with the processor Data Parity
signals. If processor data parity is enabled then the internal PCI arbiter
will be disabled.
GNT1_N
Low
O
Grant[1]: When the internal PCI arbiter is enabled, this signal functions
as the Grant[1] output from the CPC700 to another PCI master device. If
the PCI internal arbiter is not used, this signal is not used.
PCI_66_STRAP High
I
66MHz Operation Strap: This signal is used to indicate to the CPC700
that the PCI bus is operating at higher than 33MHz.
Signal Name
Active
Level
I / O
Description
Summary of Contents for CPC700
Page 10: ...Table of Contents x Table of Contents...
Page 16: ...Tables xvi List of Tables...
Page 28: ...1 12 CPC700 User s Manual Preliminary...
Page 72: ...3 36 Processor Interface...
Page 132: ...4 60 Memory Controller...
Page 184: ...5 52 PCI Interface...
Page 194: ...6 10 Clock Power Management and Reset...
Page 224: ...8 18 IIC...
Page 244: ...10 10 Interrupt Controller...
Page 246: ...I 11 2 JTAG...
Page 250: ...12 4 Processor Local Bus PLB...
Page 262: ...14 10 Register Summary...
Page 267: ...CPC700 User s Manual Preliminary...