CPC700 User’s Manual—Preliminary
3-33
3.16.13 PLBSNSSA0 - PLB Slave No Snoop Region Start Address
PLB master accesses to the system memory range defined by PLBSNSSA0 and PLBSNSEA0 do not gen-
erate a snoop cycle on the processor bus when the SNP60x_DIS bit in PRIFOPT1 register is set.
PLBSNSSA0 identifies the starting address of the no-snooping region with a 16KB granularity.
Address Offset: x38
Width:
32
Reset Value: x0000_0000
Access: Read/Write
3.16.14 PLBSNSEA0 - PLB Slave No Snoop Region End Address
PLBSNSEA0 identifies the ending address of the no-snooping region with a 16KB granularity. Reserved
bits are "don’t cares" for address decoding purposes.
Address Offset: x3C
Width:
32
Reset Value: x7FFF_C000
Access: Read/Write
Bit
Name
Reset
Value
Description
0:17
NSSA0
0s
Snoop Disable Starting Address
18:31
0s
Reserved
Bit
Name
Reset
Value
Description
0:17
NSEA0
7FFFC
Snoop Disable Ending Address
18:31
0s
Reserved
Summary of Contents for CPC700
Page 10: ...Table of Contents x Table of Contents...
Page 16: ...Tables xvi List of Tables...
Page 28: ...1 12 CPC700 User s Manual Preliminary...
Page 72: ...3 36 Processor Interface...
Page 132: ...4 60 Memory Controller...
Page 184: ...5 52 PCI Interface...
Page 194: ...6 10 Clock Power Management and Reset...
Page 224: ...8 18 IIC...
Page 244: ...10 10 Interrupt Controller...
Page 246: ...I 11 2 JTAG...
Page 250: ...12 4 Processor Local Bus PLB...
Page 262: ...14 10 Register Summary...
Page 267: ...CPC700 User s Manual Preliminary...