CPC700 User’s Manual—Preliminary
4-33
4.6.7 ROM/Peripheral Attachment
ROM and peripheral devices share the memory address and data bus with SDRAM devices. In order to
provide a full 24-bit address to ROMs and peripheral devices an external address latch must be provided
as shown in
Note: MA(10) is not used for ROM/Peripheral attachment as this bit is also used as the Auto-Precharge
(AP) bit for SDRAM.
The CPC700 is inherently a Big-Endian system. ROM and peripherals which are typically specified as litttle
endian should be connected with their MSB of their data bus attached to the CPC700’s MSB. That is for a
64-bit ROM, CPC700 M_DATA(0) should connect to ROM(63) and CPC700(63) connects to ROM(0).
ROM Device
373
Latch
MA(12:11)
MA(9:0)
ALE
M_DATA(0:X-1)
Note: X = 8, 16, 32, or 64
A(9:0)
A(11:10)
A(21:12)
A(23:22)
Data(X-1:0)
Figure 28. ROM/Peripheral Attachement to Memory Bus
Summary of Contents for CPC700
Page 10: ...Table of Contents x Table of Contents...
Page 16: ...Tables xvi List of Tables...
Page 28: ...1 12 CPC700 User s Manual Preliminary...
Page 72: ...3 36 Processor Interface...
Page 132: ...4 60 Memory Controller...
Page 184: ...5 52 PCI Interface...
Page 194: ...6 10 Clock Power Management and Reset...
Page 224: ...8 18 IIC...
Page 244: ...10 10 Interrupt Controller...
Page 246: ...I 11 2 JTAG...
Page 250: ...12 4 Processor Local Bus PLB...
Page 262: ...14 10 Register Summary...
Page 267: ...CPC700 User s Manual Preliminary...