5-22
PCI Interface
Access:
Read/Write
This register defines the high 32 bits of the PCI address that is generated in response to PLB access to
range 0. If this register is greater than zero the CPC700 generates a Dual Address cycle, using the value in
this register as the high 32 bits of the PCI address.
5.9.1.5 PMM 1 Local Address
PLB Address:
FF40_0010h
Width:
32 bits
Reset Value:
Undefined
Access:
Read/Write
This register defines the PLB starting address of range 1 in PLB space that is mapped to PCI Memory. See
PMM 0 Local Address for details.
5.9.1.6 PMM 1 Mask/Attribute
PLB Address:
FF40_0014h
Width:
32 bits
Reset Value:
0000_0000
Access:
Read/Write
This register defines the size and attributes of range 1 in PLB space that is mapped to PCI Memory. See
PMM 0 Mask/Attribute for details.
5.9.1.7 PMM 1 PCI Low Address
PLB Address:
FF40_0018h
Width:
32 bits
Reset Value:
Undefined
Access:
Read/Write
This register defines the low 32 bits of the PCI address that is generated in response to PLB access to
range 0. See PMM 0 PCI Low Address for details.
5.9.1.8 PMM 1 PCI High Address
PLB Address:
FF40_001Ch
Width:
32 bits
Reset Value:
Undefined
Access:
Read/Write
Summary of Contents for CPC700
Page 10: ...Table of Contents x Table of Contents...
Page 16: ...Tables xvi List of Tables...
Page 28: ...1 12 CPC700 User s Manual Preliminary...
Page 72: ...3 36 Processor Interface...
Page 132: ...4 60 Memory Controller...
Page 184: ...5 52 PCI Interface...
Page 194: ...6 10 Clock Power Management and Reset...
Page 224: ...8 18 IIC...
Page 244: ...10 10 Interrupt Controller...
Page 246: ...I 11 2 JTAG...
Page 250: ...12 4 Processor Local Bus PLB...
Page 262: ...14 10 Register Summary...
Page 267: ...CPC700 User s Manual Preliminary...