viii
Interrupts by extended intelligent I/O service (EI
OS) .................................................................. 78
OS descriptor (ISD) ................................................................................................................. 80
OS Descriptor (ISD) ..................................................................................... 82
2
OS....................................................................................................................... 85
2
OS ......................................................................................................... 86
OS Processing Time................................................................................................................ 87
Exception Processing Interrupt..................................................................................................... 89
Time Required to Start Interrupt Processing ................................................................................ 90
Stack Operation for Interrupt Processing ..................................................................................... 92
Program Example of Interrupt Processing.................................................................................... 93
Reset ................................................................................................................................................. 96
Reset Factors and Oscillation Stabilization Wait Times ............................................................... 98
External Reset Pin ...................................................................................................................... 100
Reset Operation ......................................................................................................................... 101
Reset Factor Bit .......................................................................................................................... 103
State of Each Pin at Reset ......................................................................................................... 106
Clock................................................................................................................................................ 107
Block Diagram of Clock Generation Section .............................................................................. 110
Register in Clock Generation Section......................................................................................... 112
Clock select register (CKSCR) ................................................................................................... 113
PLL/subclock control register (PSCCR) ..................................................................................... 116
Clock Mode................................................................................................................................. 118
Oscillation Stabilization Wait Time ............................................................................................. 122
Connection of Oscillator and External Clock .............................................................................. 123
Low-power Consumption Mode ....................................................................................................... 124
Block Diagram of Low-power Consumption Circuit .................................................................... 127
Registers for Setting Low-power Consumption Modes .............................................................. 129
Low-power consumption mode control register (LPMCR) .......................................................... 130
CPU Intermittent operation mode ............................................................................................... 133
Standby Mode ............................................................................................................................ 134
State Transition in Standby Mode .............................................................................................. 145
Pin State in Standby Mode, at Reset.......................................................................................... 146
Precautions when Using Low-power Consumption Mode .......................................................... 147
CPU Mode ....................................................................................................................................... 151
Mode Pins (MD2 to MD0) ................................................................................................................ 152
Mode Data ....................................................................................................................................... 154
Memory Access Mode ..................................................................................................................... 156
Operations for Selecting Memory Access Mode.............................................................................. 157
I/O PORT ................................................................................................... 159
Overview of I/O Ports....................................................................................................................... 160
Registers of I/O Port and Assignment of Pins Serving as External Bus .......................................... 161
Port 1 ............................................................................................................................................... 162
Registers for Port 1 (PDR1, DDR1) ............................................................................................ 164
Operation of Port 1 ..................................................................................................................... 165
Port2 ................................................................................................................................................ 167
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......