440
CHAPTER 15 UART1
Table 15.3-3 Functions of Serial Mode Register 1 (SMR1)
bit name
Function
bit0
SOE:
Serial-data output
enable bit
Enable or disable output of serial data.
When set to "0": "General-purpose I/O port" set
When set to "1": "Serial data output pin" set
bit1
SCKE:
Serial clock I/O enable
bit
Switch between input and output of the serial clock.
When set to "0": "General-purpose I/O port" or "serial clock
input pin" set
When set to "1": "Serial clock output pin" set
Note:
(1)When using the SCK1 pin as the serial clock input, set
the pin to the input port using the port direction register
(DDR).
Also select the external clock (bit 5 to 3: CS2 to CS0
= 111
B
) using the clock input source select bit.
(2)When using the SCK pin as the serial clock output, set
the clock input source select bit to anything other than the
external clock (bit 5 to 3: CS2 to CS0 = anything other
than 111
B
).
bit2
UART Reset bit
RST:UART
This bit resets all registers in the UART1.
When set to "0": No effect on operation
When set to "1": Resets all registers in UART1
bit3
to
bit5
CS0 to : CS2
Clock input source
select bits
Set the clock input source for the baud rate.
•
Select the external clock (SCK1 pin), internal timer (16-bit
reload timer), or dedicated baud rate generator as the clock
input source.
•
Set the baud rate when selecting the dedicated baud rate
generator.
bit6
bit7
MD0, MD1 :
Operation mode select
bits
Select the UART1 operation mode.
Note:
(1)In operation mode 1 (asynchronous multiprocessor
mode), only the master can be used for master/slave
communication.
In operation mode 1, the address/data bit on
bit 9 cannot be received, so the slave cannot be used.
(2)In operation mode 1 (asynchronous multiprocessor
mode), the parity check function cannot be used, set the
parity addition enable bit to "no parity" (SCR1 register
bit 15: PEN = 0).
Note:
When "0" is written to the RST bit of Serial Mode Register, the interruption UART should be
prohibited.To prohibit the interruption, take one of the following procedures:
•
Interrupt disabling method
•
(1)Before writing "0" to the RST bit, clear I flag to prohibit all interrupt factors.(2)Before
writing "0" to the RST bit, prohibit the UART interruption with the ILM register.(3)When 0
is written to the RST bit, writing should be performed at the UART interruption level or the
level with higher priority than the UART interruption.
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......