403
CHAPTER 14 UART0
14.4.2
Generation of Transmit Interrupt and Timing of Flag Set
An interrupt during transmission is generated when serial output data register 0
(SODR0) becomes empty, or ready to accommodate the next data to transmit.
■
Generation of Transmit Interrupt and Timing of Flag Set
●
Set and clear of transmit data empty flag bit
The transmit data write flag bit (SSR0: TDRE) is set when the transmit data written to serial output data
register 0 (SODR0) is transferred to the transmission shift register, making it ready to write the next data to
transmit.The transmit data write flag bit (SSR0: TDRE) is cleared to "0" when the next data to transmit is
written to serial output data register 0 (SODR0).
Transmission and timing of flag set are shown in Figure 14.4-2.
Figure 14.4-2 Transmission and Timing of Flag Set
ST : Start bit
D0 to D7 : Data bit
SP : Stop bit
A/D : Address/data select bit
D2 D3
D5 D6
D4
ST D0 D1
ST D0
D2 D3
D1
D7 SP
A/D
SP
SODR0 writing
Transmission interrupt generating
[Operating mode 0, 1]
SSR0: TDRE
SOT0 output
D3 D4
D6 D7
D5
D0 D1 D2
D3 D4
D6 D7
D5
D0 D1 D2
SODR0 writing
[Operating mode 2]
SSR0: TDRE
SOT0 output
Transmission interrupt generating
Transmission interrupt generating
Transmission interrupt generating
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......