395
CHAPTER 14 UART0
14.3.4
Serial Input Data Register 0 (SIDR0) and Serial Output
Data Register 0 (SODR0)
The serial input data register and serial output data register are allocated to the same
address.The register functions as the serial data input register at a read; the register
functions as the serial data output register at a write.
■
Serial input data register 0 (SIDR0)
Figure 14.3-5 Serial input data register 0 (SIDR0)
SIDR0 is a data buffer register for receiving serial data.
•
The serial data signal sent to the serial input pin (SIN0) is converted by the shift register and stored in
serial input data register 0 (SIDR0).
•
When the data length is 7 bits, the upper one bit (SIDR1: D7) becomes invalid.
•
When received data is stored in serial input data register 0 (SIDR0), the receive data load flag bit (SSR0:
RDRF) is set to "1".When reception interrupts have been enabled (SSR0: RIE = 1), a reception interrupt
request is generated.
•
Serial input data register 0 (SIDR0) should be read with the receive data load flag bit (SSR0: RDRF)
containing "1".When serial input data register 0 (SIDR0) is read, the receive data load flag (SSR0:
RDRF) is automatically cleared to "0".
•
When a reception error occurs (SSR0: PE, ORE, or FRE = "1"), received data in serial input data
register 0 (SIDR0) is made invalid.
R
R
R
R
R
R
R
R
D3
D0
D1
D2
D7
D4
D5
D6
bit7
6
5
4
3
2
1
bit0
Reset value
XXXXXXXX
B
R : Read only
X : Undefined
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......