110
CHAPTER 3 CPU
3.7.1
Block Diagram of Clock Generation Section
The clock generation section consists of the following five blocks:
• Oscillation clock generator/sub clock generator
• PLL multiplying circuit
• Clock selector
• Clock select register (CKSCR)
• Oscillation stabilization wait time selector
■
Block Diagram of Clock Generation Section
Figure 3.7-2 shows the block diagram of the clock generation section. It also includes the standby
controller and timebase timer circuit.
Figure 3.7-2 Block Diagram of Clock Generation Section
WS1
MCM
WS0 SCS MCS CS1 CS0
SCM
2-
frequency
division
SPL
SLP
RST TMD CG1 CG0
PLL multiplying
circuit
CPU clock
control circuit
Peripheral clock
control circuit
CPUintermittent
operation cycle
selector
S
Q
R
S
Q
R
S
Q
R
Reset
Interrupt
CPU
operation
clock
Peripheral
function
operation clock
Standby control cicuit
Oscillation clock
generator (HCLK)
Sub clock
Operation clock
selector
Oscillation
stabilization
wait time selector
Oscillation
clock
Machine
clock
X0
X1
Pin
Pin
Clock select register (CKSCR)
Low-power Consumption mode control register (LPMCR)
4-frequency
division
Sub clock generator
X0A
X1A
Pin
Pin
2
2
S
Q
R
2
Stop signal
Sleep signal
Clock mode
Re-
served
STP
R
Reset
S
Set
Q
Output
4-
frequency
division
1024-
frequency
division
2-
frequency
division
2-
frequency
division
Timebase timer
Watch timer
To watchdog timer
8-
frequency
division
1024-frequency
division
2-
frequency
division
2-
frequency
division
Main
clock
2-
frequency
division
2-
frequency
division
2-
frequency
division
2-
frequency
division
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......