198
CHAPTER 5 Timebase timer
Table 5.3-1 Functions of Timebase Timer Control Register (TBTC)
bit name
Function
bit8
bit9
TBC1, TBC0:
Interval time select bits
These bits set the cycle of the interval timer in the timebase
timer counter.
•
The interval time of the timebase timer is set according to the
setting of the TBC1 and TBC0 bits.
•
One of four time intervals can be selected.
bit10
TBR:
Timebase timer counter
clear bit
This bit clears all the bits in the timebase timer counter.
When set to "0": All the bits in the timebase timer counter
are cleared to "0".
The TBOF bit is also cleared.
When set to "1": Disabled.
The state remains unchanged.
Read: "1" is always read.
bit11
TBOF:
Overflow interrupt
request flag bit
This bit indicates an overflow (carrying) in the time interval bit
in the timebase timer counter.
When an overflow (carrying) occurs with interrupts enabled
(TBIE = 1), an interrupt request is generated.
When set to "0": The bit is cleared.
When set to "1": Disabled.
The state remains unchanged.
Read by read modify write instructions: "1" read
Note:
1)To clear the TBOF bit, disable interrupts (TBIE = 0)
or mask interrupts using the interrupt mask register
(ILM) in the processor status.
2)The TBOF bit is cleared at a write of "0", transition to
main stop mode or to PLL stop mode, transition from
subclock mode to main clock mode or to PLL mode,
transition from main clock mode to PLL clock mode, at a
write of "0" to the timebase timer counter clear bit
(TBR), or at a reset.
bit12
TBIE:
Overflow interrupt
enable bit
This bit enables or disables an interrupt when the interval time
bit in the timebase timer counter overflows.
When set to "0": No interrupt request is generated at an
overflow (TBOF = 1).
When set to "1": An interrupt request is generated at an
overflow (TBOF = 1).
bit13
bit14
Unused bits
Read: The value is undefined.
Write: No effect
bit15
Reserved: reserved bit
Always set this bit to "1".
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......