
115
CHAPTER 3 CPU
bit13
bit12
WS1, WS0:
oscillation stabilization
wait time select bit
These bits are used to select an oscillation stabilization wait time required for the oscillation clock
when the stop mode is canceled, when transition occurs from subclock mode to main clock mode,
or when transition occurs from subclock mode to PLL clock
•
These bits are used to select one from four timebase timer outputs.
Any reset causes the bit to return to the reset value.
Note:
Set the oscillation stabilization wait time to an appropriate value depending on the oscillator
used.See 1.6.1 Reset Factors and Oscillation Stabilization Wait Times.
The oscillation stabilization wait time taken when the clock mode is switched from main clock
to PLL clock is fixed at 2
14
/HCLK (about 4.1 ms during operation at an oscillation clock
frequency of 4 MHz).When the CPU switches from subclock mode to PLL clock mode or when
it returns from PLL stop mode to PLL clock mode, the oscillation stabilization wait time
follows the values specified in these bits.
The PLL clock requires an oscillation stabilization wait time of at least 2
14
/HCLK. For
switching from subclock mode to PLL clock mode, therefore, set these bits to 10
B
or 11
B
.
bit14
MCM:
PLL clock operation
flag bit
The bit indicates the main clock or PLL clock currently selected as the machine clock.
•
When the PLL clock flag bit (CKSCR: MCM) is "1" and the PLL clock select bit (CKSCR:
MCS) is "0", it indicates that the oscillation stabilization wait time of the PLL clock is currently
being taken.
bit15
SCM:
sub clock operating
flag bit
The bit indicates the main clock or sub clock currently selected as the machine clock.
•
When the subclock flag bit (CKSCR: SCM) is "0" and the subclock select bit (CKSCR: SCS) is
"1", it indicates that the machine clock is currently switching from subclock to main
clock.When the subclock flag bit (CKSCR: SCM) is "1" and the subclock select bit (CKSCR:
SCS) is "0", it indicates that the machine clock is currently switching from main clock to
subclock.
Table 3.7-1 Functions of clock select register (CKSCR) (2/2)
bit name
Function
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......