83
CHAPTER 3 CPU
■
EI
2
OS Status Register (ISCS)
The EI
2
OS status register (ISCS) is an 8-bit register that sets the method to update the buffer address
pointer and I/O address pointer, transfer data format (byte/word), and transfer direction.
Figure 3.5-13 shows the bit configuration of the EI
2
OS status register (ISCS).
Figure 3.5-13 Configuration of EI
2
OS Status Register (ISCS)
Reset value
X X X X X X X X
B
R/W: Read/Write
X: Undefined
*1: The buffer address pointer changes only in the lower 16 bits and enables in increment only.
*2: I/O address pointer enables in increment only.
4
5
3
2
1
7
6
0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
SE
El
2
OS terminate control bit
Not termination by the termination request from a peripheral resource
Termination by the termination request from a peripheral resource
bit0
0
1
DIR
Data transfer direction specification bit
I/O address pointer
buffer address pointer
Buffer address pointer
I/O address pointer
bit1
0
1
BF
BAP updating/fixed select bit
Buffer address pointer is updated after data transfer.
*1
Buffer address pointer is not updated after data transfer.
bit2
0
1
BW
Transfer data length specification bit
Byte
bit3
0
1
IF
IOA updating/fixed select bit
I/O address pointer is updated after data transfer.
*2
I/O address pointer is updated after data transfer.
bit4
0
1
Reserved
Reserved
Reserved
0
0
0
Reserved bit
Always write to this bit "0".
bit7
bit6
bit5
Word
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......