542
CHAPTER 16 CAN controller
●
Reception overrun
When another received message is stored in the message buffer that has completed receiving (RCR: RCx =
1), a reception overrun occurs.When a reception overrun occurs, "1" is set to the ROVRx bit in the
reception overrun register corresponding to the number of the message buffer (x) where the reception
overrun occurs.
●
Processing for reception of data frame and remote frame
Processing for reception of data frame
•
The reception RTR register is cleared (RRTRR: RRTRx = 0).
•
The transmission request register is cleared (TREQR: TREQx = 0) immediately before the received
message is stored.A transmission request to the message buffer (x) that does not perform transmitting is
cancelled.
Processing for reception of remote frame
•
The reception RTR register is set (RRTRR: RRTRx = 1).
•
If the transmission RTR register is set (TRTRR: TRTRx = 1), the transmission request register is cleared
(TREQx = 0).The request to transmit a remote frame to the message buffer (x) that does not perform
transmitting is cancelled.
●
Completing receiving
When the received message is stored, the reception complete register is set.If the reception complete
interrupt enable register is set (RIER: RIEx = 1), an interrupt is generated when receiving is completed
(RCR: RCx = 1).
Note:
Either the request to transmit a data frame or a remote frame is cancelled.
Note:
The request to transmit a data frame is not cancelled.
For details about how to cancel a transmit request, see Canceling transmit request.
Note:
The CAN controller cannot receive any message transmitted by itself.
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......