390
CHAPTER 14 UART0
Table 14.3-2 Functions of Serial Control Register 0 (SCR0)
bit name
Function
bit8
TXE:
transmit enable bit
The bit enables or disables the UART0 for transmission.
When the bit is set to "0": Transmission is disabled.
When the bit is set to "1": Transmission is enabled.
Note:
When transmission is disabled, the device stops transmitting after transmitting
the current data from the serial output data register.
Before setting the bit to "0", write data to the serial output data register
(SODR0) and wait for a time of at least one sixteenth of the baud rate in the
asynchronous mode or for a time at least equal to the baud rate in the
synchronous mode.
bit9
RXE:
reception enable bit
The bit enables or disables the UART0 for reception.
When the bit is set to "0": Reception is disabled.
When the bit is set to "1": Reception is enabled.]
Note:
When reception is disabled, the device stops reception after storing the currently
received data to the serial input data register.
bit10
REC:
Receive error flag clear
bit
Clear the reception error flags (SSR0: FRE, ORE, PE) in the serial status register to
"0".
When the bit is set to "0": The FRE, ORE, and PE flags are cleared.
When the bit is set to "1": No effect.
Read: "1" is always read.
Note:
If reception interrupts have been enabled (SSR0: RIE = 1), set the REC bit to "0"
only when any of the FRE, ORE, and PE flags contains "1".
bit11
A/D:
Address/data select bit
In operation mode 1, set the data format of frames to be transmitted/received.
When the bit is set to "0": The frame format is set to data frame.
When the bit is set to "1": The frame format is set to address data frame.
bit12
CL:
Data-length select bit
Specify the length of send and receive data.
Note:
A data length of seven bits can be selected only in operation mode 0.In operation
modes 1 and 2, be sure to set a data length of 8 bits.
bit13
SBL:
Stop-bit length select bit
Set the length of the stop bits (transmit data’s frame end mark) in operation modes 0
and 1 (asynchronous).
Note:
At receiving, only the first bit of the stop bit is always detected.
bit14
P:
Parity select bit
Select either odd or even parity when the use of the parity bit has been selected
(SCR0: PEN = 1).
bit15
PEN:
Parity addition enable bit
Specify whether to add (at sending) and detect (at receiving) a parity bit.
Note:
In operation modes 1 and 2, no parity bit can be added. Always set this bit to
"0".
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......