597
CHAPTER 19 512 KBIT FLASH MEMORY
19.7.5
Toggle Bit 2 Flag (DQ2)
The toggle bit 2 flag (DQ2) is a hardware sequence flag that notifies flash memory that
sector erasing is being suspended using the toggle bit function.
■
Toggle Bit Flag (DQ2)
"State Transition of Toggle Bit Flag (State Change at Normal Operation)" and
"State Transition of Toggle Bit Flag (State Change at Abnormal Operation)" give the state
transition of the toggle bit flag.
●
At sector erasing
•
If a continuous read access is made during the execution of the automatic algorithm for chip /
sector erasing, flash memory toggle-outputs 1 and 0 alternately every reading.
•
If a continuous read access is made after the completion of the algorithm for chip/sector
erasing, flash memory outputs bit 2 (DATA: 2) of the read address every reading.
Table 19.7-11 State Transition of Toggle Bit Flag (State Change at Normal Operation)
Operating State
Programming
→
Completed
Chip and
Sector Erasing
→
Completed
Wait for Sector
→
Started
Sector Erasing
→
Erasing
Suspended
(Sector being
Erased)
Sector Erasing
Suspended
→
Resume Sector
being Erased)
Sector Erasing
being
Suspended
(Sector not
being Erased)
DQ2
1
→
DATA
:2
Toggle
→
Stop
Toggle
Toggle
Toggle
DATA
:2
Table 19.7-12 State Transition of Toggle Bit Flag (State Change at Abnormal Operation)
Operating State
Programming
Chip and Sector Erasing
DQ2
1
*
*: If the DQ5 flag is 1 (timing limit over), the DQ2 flag performs the toggle operation for continuous reading from the
programming/erasing sector but does not perform the toggle operation for reading from other sectors.
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......