80
CHAPTER 3 CPU
3.5.11
EI
2
OS descriptor (ISD)
The EI
2
OS descriptor (ISD) is allocated to the addresses "000100
H
" to "00017F
H
" in the
internal RAM, and consists of 8 bytes x 16 channels.
■
Configuration of EI
2
OS Descriptor (ISD)
ISD consists of 8 bytes x 16 channels, and each ISD is composed as shown in Figure 3.5-10. Table 3.5-9
"EI
2
OS Descriptor (ISD) Area" shows the correspondence between the channel number and ISD address.
Figure 3.5-10 Configuration of EI
2
OS Descriptor (ISD)
Data counter upper 8bit (DCTH)
Data counter lower 8bit (DCTL)
I/O address pointer upper 8bit (IOAH)
EI
2
OS status register (ISCS)
I/O address pointer lower 8bit (IOAL)
Buffer address pointer upper 8bit (BAPH)
Buffer address pointer middle 8bit (BAPM)
Buffer address pointer lower 8bit (BAPL)
ISD head address
(000100
H
+ 8
×
ICS)
ICS: EI
2
OS channel select bit (ICR: ICS3 to ICS0)
MSB
LSB
H
L
Table 3.5-9 EI
2
OS Descriptor (ISD) Area (1/2)
Channel
(ICR: ICS3 to ICS0)
Descriptor header Address
0
000100
H
1
000108
H
2
000110
H
3
000118
H
4
000120
H
5
000128
H
6
000130
H
7
000138
H
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......