361
CHAPTER 13 8/10-bit A/D converter
bit6
bit7
MD1, MD0:
A/D conversion mode
select bits
These bits set the A/D conversion mode.
Single-shot conversion mode 1:
• The analog inputs from the start channel (ADCS: ANS2 to
ANS0) to the end channel (ADCS: ANE2 to ANE0) are A/D-
converted continuously.
• The A/D conversion pauses after A/D conversion for the end
channel.
• This mode can be restarted during A/D conversion.
Single-shot conversion mode 2:
• The analog inputs from the start channel (ADCS: ANS2 to
ANS0) to the end channel (ADCS: ANE2 to ANE0) are A/D-
converted continuously.
• The A/D conversion pauses after A/D conversion for the end
channel.
• This mode cannot be restarted during A/D conversion.
Continuous conversion mode:
•
The analog inputs from the start channel (ADCS: ANS2 to
ANS0) to the end channel (ADCS: ANE2 to ANE0) are A/
D-converted continuously.
•
When A/D conversion for the end channel is terminated, it is
continued after returning to the analog input for the start
channel.
•
To terminate A/D conversion forcibly, write "0" to the A/D
conversion-on flag bit in the A/D control status register
(ADCS: BUSY).
•
This mode cannot be restarted during A/D conversion.
Pause conversion mode:
• A/D conversion for the start channel (ADCS: ANS2 to
ANS0) starts.The A/D conversion pauses at termination of A/
D conversion for a channel.When the start trigger is input
while A/D conversion pauses, A/D conversion for the next
channel is started.
• The A/D conversion pauses at the termination of A/D
conversion for the end channel.When the start trigger is input
while A/D conversion pauses, A/D conversion is continued
after returning to the analog input for the start channel.
• To terminate A/D conversion forcibly, write "0" to the A/D
conversion-on flag bit in the A/D control status register
(ADCS: BUSY).
• This mode cannot be restarted during A/D conversion.
Note:
When the conversion mode is set to not restartable (except
MD1, MD0= "00
B
"), it cannot be restarted with any start
triggers (software trigger, internal timer, and external
trigger) during A/D conversion.
Table 13.3-3 Function of Each Bit of A/D Control Status Register (Low) (ADCS: L) (2/2)
bit name
Function
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......