67
CHAPTER 3 CPU
■
Function of Interrupt Control Register
●
Interrupt level setting bits (IL2 to IL0)
Sets corresponding peripheral Functions of Interrupt Control Register. At reset, the bits are set to level 7
(IL2 to IL0 = "111
B
": no interrupt).
Table 3.5-4 shows the relationship between the interrupt level setting bits and interrupt levels.
●
Extended Intelligent I/O Service (EI
2
OS) enable bit (ISE)
When an interrupt occurs with the ISE bit set to "1", the EI
2
OS is started. When an interrupt occurs with the
ISE bit set to "0", ordinary interrupt processing is started. If the EI
2
OS end condition is satisfied (when the
status bits S1 and S0 are not "00
B
"), the ISE bit is cleared. When the corresponding resources have no
EI
2
OS function, this bit must be set to "0" by the program. At reset, the ISE bit is set to "0".
●
EI
2
OS channel select bits (ICS3 to ICS0)
These bits select EI
2
OS channels. The EI
2
OS descriptor addresses are set according to the setting values of
the ICS3 to ICS0 bits. At reset, the ICS3 to ICS0 are set to" 0000
B
".
Table 3.5-5 shows the correspondence between the EI
2
OS channel select bits and descriptor addresses.
Table 3.5-4 Relationship between Interrupt Level Setting Bits and Interrupt Levels
IL2
IL1
IL0
Interrupt Level
0
0
0
0(maximum interrupt)
0
0
1
↑
0
1
0
0
1
1
1
0
0
1
0
1
↓
1
1
0
6 (lowest interrupt)
1
1
1
7 (No interrupt)
Table 3.5-5 Correspondence between EI
2
OS Channel Select Bits and Descriptor
Addresses (1/2)
ICS3
ICS2
ICS1
ICS0
Channel to be Selected
Descriptor Address
0
0
0
0
0
000100
H
0
0
0
1
1
000108
H
0
0
1
0
2
000110
H
0
0
1
1
3
000118
H
0
1
0
0
4
000120
H
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......