480
CHAPTER 16 CAN controller
●
Bit timing register (BTR)
This register sets the division ratio at which CAN bit timing is generated.
●
Control status register (CSR)
This register controls the operation of the CAN controller.It indicates the state of transmitting/receiving and
the CAN bus, controls interrupts, and controls the bus halt and indicates its state.
●
Receive/transmit error counter register (RTEC)
This register indicates the number of times transmit and receive errors have occurred.It counts up when an
error occurs in transmitting and receiving messages and counts down when transmitting and receiving are
performed normally.
●
Message buffer validating register (BVALR)
This register enables or disables a specified message buffer.It also indicates the enabled/disabled status.
●
IDE register (IDER)
This register sets the frame format of each message buffer.It sets the standard frame format or extended
frame format.
●
Transmit request register (TREQR)
This register sets a transmit request to each message buffer.
●
Transmit cancel register (TCANR)
This register cancels transmit requests held in each buffer message.
●
Transmit RTR register (TRTRR)
This register selects a frame format transmitted to each message buffer.It selects the data frame or remote
frame.
●
Remote frame receive waiting register (RFWTR)
This register sets the condition for transmitting start when a transmit request of the data frame is set.
●
Transmit complete register (TCR)
Sets the bit which is corresponds to the number of the message buffer that completes message transmitting.
●
Transmit complete interrupt enable register (TIER)
This register controls the generation of an interrupt request when each message buffer completes
transmitting.When an interrupt is enabled, an interrupt request is generated when transmitting is completed.
●
Receive complete register (RCR)
This register sets the bit corresponding to the number of the message buffer that completes receiving
message.
●
Receive complete interrupt enable register (RIER)
This register controls output of an interrupt request when each message buffer completes receiving.If
output of an interrupt request is enabled, an interrupt request is output at completion of receiving.
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......