400
CHAPTER 14 UART0
●
Reception Interrupt
When a receive interrupt is enabled (SSR0: RIE = 1), a receive interrupt request is issued at completion of
data receiving (SSR0: RDRF = 1) or when any one of the overrun error (SSR0: ORE = 1), framing error
(SSR0: FRE = 1), and parity error (SSR0: PE = 1) occurs.
When serial input data register 0 (SIDR0) is read, the receive data load flag (SSR0: RDRF) is automatically
cleared to 0.Each reception error flag (SSR0: PE, ORE, FRE) is cleared to "0" when "0" is written to the
reception error flag clear bit (SCR0: REC).
●
Transmission Interrupt
The transmit data write flag bit (SSR0: TDRE) is set to "1" when data to transmit is transferred from serial
output data register 0 (SODR0) to the transmission shift register.
If the transmission interrupt enable bit (SSR0: TIE) contains 1, a transmission interrupt request is
generated.
■
Interrupt Related to UART0 and EI
2
OS
■
EI
2
OS Function of UART0
The UART0 supports EI
2
OS.Consequently, EI
2
OS can be started separately for receive interrupts and
transmit interrupts.
●
At reception:
MB90895 series cannot use interrupt vectors as it contains no I
2
C interface.
●
At transmission:
Since the interrupt control register (ICR14) is shared with the UART0 for reception interrupts, EI
2
OS can
be started only when no interrupt is used for transmission by the UART0.
Note:
If a reception error (parity error, overrun error, or framing error) occurs, correct the error as
necessary, and then write "0" to the reception error flag clear bit (SCR0: REC) to clear each
reception error flag.
Note:
For details of the interrupt number, interrupt control register, and interrupt vector address, see
3.5 Interrupt.
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......