131
CHAPTER 3 CPU
Table 3.8-1 Functions of low-power consumption mode control register (LPMCR)
bit name
Function
bit0
Reserved: reserved bit
Always set this bit to "0".
bit1
bit2
CG1, CG0:
CPU halt cycle count
select bits
These bits are used to set the halt cycle count of the CPU clock in the CPU intermittent operation
mode.
•
Any reset causes the bit to return to the reset value.
bit3
TMD:
watch mode bit
Shift to watch mode or timebase timer mode
When the bit is set to "0": The CPU enters the watch mode.
When the bit is set to "1": No effect.
The bit is set to "1" when a reset or interrupt occurs.
Read: "1" is always read.
bit4
RST:
Internal reset signal
generation bit
generating software reset
When the bit is set to "0": An internal reset signal for three machine cycles is generated.
When the bit is set to "1": No effect.
Read: "1" is always read.
bit5
SPL:
setting pin state bit
The bit is used to set the state of input/output pins after transition to the stop mode, watch mode,
or timebase timer mode.
When the bit is set to "0": The current level of input/output pins is held.
When the bit is set to "1": The I/O pins enter a high impedance state.
•
The bit is initialized to "0" at a reset.
bit6
SLP:
sleep mode bit
Shift to sleep mode
When the bit is set to "0": No effect.
When the bit is set to "1": The CPU enters the sleep mode.
•
The bit is initialized to "0" when a reset or external interrupt occurs.
•
When the STP and SLP bits are set to "1" at the same time, the STP bit supersedes the SLP bit,
causing a transition to stop mode.
bit7
STP:
stop mode bit
Transiting to the stop mode.
When the bit is set to "0": No effect.
When the bit is set to "1": The CPU enters the stop mode.
Read: "1" is always read.
•
The bit is initialized to "0" when a reset or external interrupt occurs.
Notes:
•
To set the low power consumption mode control register (LPMCR) to enter a low power consumption
mode, use the instructions listed in Table 3.8-2 "Instructions at Transition to Low-power Consumption
Mode".
•
The low-power consumption mode transition instruction in Table 3.8-2"Instructions used for change to
low-power consumption mode" must always be followed by an array of instructions highlighted by a
line below.
MOV LPMCR,#H'XX ; The low-power consumption mode transition instruction
in Table 3.8-2
NOP
NOP
JMP
$+3 ; jump to next instruction
MOV
A,#H'10 ; any instruction
The devices does not guarantee its operation after returning from the low-power
consumption mode if you place an array of instructions other than the one enclosed in
the dine.
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......