524
CHAPTER 16 CAN controller
Table 16.3-20 Functions of Acceptance Mask Select Register (AMSR)
Bit name
Function
bit0
:
ASM7.0 to 0.0, 7.1 to
0.1:
These bits select the mask (acceptance mask) format for
comparison between the received message ID and message
buffer ID (IDR) for the message buffer (x). No comparison with
masked bits is made.
Full-bit comparison: All bits are compared in collating the
setting values of the ID register (IDR) with the received message
ID.
Full-bit masking: All bits for the setting values of the ID register
(IDR) and the received message ID are masked.
Using acceptance mask register 0 (or 1): The acceptance mask
register 0 or 1 (AMR0 or AMR1) is used as an acceptance mask
filter.At collating the setting values of the ID register (IDR) with
the received message ID, only the bits set to 0 and corresponding
to the AMx bit in the acceptance mask register are compared and
the bits set to 1 and corresponding to the AMx bit are masked.
•
If the AMSx.1 and AMSx.0 bits are set to 10 B or 11 B,
always set the acceptance mask register (AMR0 or AMR1)
to be used, too.
Note:
•
The acceptance mask select register (AMSR) should be set
after disabling the message buffer (x) to be set (BVALR:
BVALx = 0). Setting the acceptance mask select register
(AMSR) with the message buffer (x) enabled may store a
message unnecessary received.
:
:
:
Acceptance mask select
bits 7.0 to 0.0, 7.1 to 0.0
bit15
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......