394
CHAPTER 14 UART0
Table 14.3-4 Function of Serial Status Register 0 (SSR0)
bit name
Function
bit8
TIE:
Transmission interrupt
enable bit
Enable or disable send interrupt.
When the bit is set to "1": A transmission interrupt request is generated when
the data written to serial output data register 0 is transmitted to the send shift
register (SSR0:TDRE=1).
bit9
RIE:
Interrupt enable bit
Enable or disable receive data.
When the bit is set to "1": A reception interrupt request is generated either
when received data is loaded to serial input data register 0 (SSR0: RDRF = 1)
or when a reception error occurs (SSR0: PE = 1, DRE = 1, or FRE = 1).
bit10
Unused bits
Read: The value is undefined.
Write: No effect
bit11
TDRE:
Transmit data write flag
bit
Show the status of the serial output data register 0.
• The flag is cleared to "0" when transmit data is written to serial output data
register 0 (SODR0).
• This bit is set to "1" when data is loaded to the send shift register and
transmission starts.
• A transmission interrupt request is generated when the transmit data written to
serial output data register 0 (SODR0) is transferred to the transmission shift
register with transmission interrupts enabled (SSR0: TIE = 1).
bit12
RDRF:
Receive data load flag bit
Show the status of the serial input data register 0.
• When received data is loaded to serial input data register 0 (SSR0), the receive
data load flag bit (SSR0: RDRF) is set to "1".
• The bit is cleared to 0 when data is read from serial input register 0 (SIDR0).
• When reception interrupts have been enabled (SSR0: RIE = 1), a reception
interrupt request is generated if received data is loaded into the serial input data
register (SIDR0).
bit13
FRE:
flaming error flag bit
Detect a framing error in receive data.
• This bit is set to "1" when a framing error occurs.
• The flag is cleared by writing "0" to the reception error flag clear bit (SCR0:
REC).
• When reception interrupts have been enabled (SSR0: RIE = 1), a reception
interrupt request is generated if a framing error occurs.
• When the framing error flag bit is set (SSR0: FRE = 1), data in serial input data
register 0 is made invalid.
bit14
ORE:
Overrun error flag bit
Detect an overrun error in receiving.
• This bit is set to "1" when an overrun error occurs.
• The flag is cleared by writing "0" to the reception error flag clear bit (SCR0:
REC).
• When reception interrupts have been enabled (SSR0: RIE = 1), a reception
interrupt request is generated if an overrun error occurs.
• When the overrun error flag bit is set (SSR0: ORE = 1), data in serial input data
register 0 is made invalid.
bit15
PE:
parity error flag bit
Detect an overrun error in receiving.
• This bit is set to "1" when a parity error occurs.
• The flag is cleared by writing "0" to the reception error flag clear bit (SCR0:
REC).
• When reception interrupts have been enabled (SSR0: RIE = 1), a reception
interrupt request is generated if a parity error occurs.
• When the parity error flag bit is set (SSR0: PE = 1), data in serial input data
register 0 is made invalid.
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......